600+ entries in 0.283s
BingoBoingo: Kinda suggests the 2+3 option seems like it could be had sooner than a neutral field of gates
FPGA mircea_popescu: now, a 4096 bit native
fpga, specifically for rsa-ing and rsa-likes-ing, THAT might be very useful, because there the s-o-d item is major win.
☟︎ mircea_popescu: but anyway, for my own use,
fpga=wrapper around industrial poverty, somewhat like a painting that came with crayons.
mircea_popescu: there's two possible reasons you don't have a definition for a
fpga you're happy with : either we're not yet enough advanced for one (to use, to make, whatever), or that it is ouytright an escher object.
a111: Logged on 2018-10-19 01:04 asciilifeform: amberglint: when i went to his house 10y ago, offered to him to make
fpga-ized 'ivory' , 'pro bono', if he'd only cough up with what. answr was approx 'can't , unless my master permits, and he wouldn't'
a111: Logged on 2018-10-15 09:33 ave1: asciilifeform,
http://btcbase.org/log/2018-10-14#1862451, I've been reading through the logs and could find no reference of how you did this. Could this be monitored with an
FPGA? (there seem to be MAC level
FPGA based routers).
mircea_popescu: the
fpga-sanded-off was usg's own fraud division "butterfly labls", with the mafia dorks.
a111: Logged on 2018-05-17 18:54 asciilifeform: mircea_popescu: if we had any fab capacity to speak of, these'd be the priority items : 1) large homogeneous
fpga 2) otp roms 3) 1+2
a111: Logged on 2018-09-04 15:27 asciilifeform: trinque: 'competition' box routes 1G/s from 48 jacks, daisy-chains with 10GB/s snakes, compiles ip filter rules into 1mil+ gate
fpga fabric. how do i bake a sucks-less without large
fpga ? ( we dun have large
fpga, tho we do have working tiny ones )
mircea_popescu: and without the hotglue gb nics and without the derpy
fpga "we dunno how to use things".
a111: Logged on 2018-07-22 17:07 asciilifeform: interestingly, both tx and rx end is considerably simpler, physically, than conventional periodic radio -- you dun need oscillators, tuners, at all. aside from pulse shaper, whole thing fits in
fpga.
fromloper: Ya... if I feel the pain, I own an
FPGA I might play with.
phf: what's the executable substrate? i mean it's an
fpga carrying its own architecture, what's it compiled with?
a111: Logged on 2018-06-12 16:03 asciilifeform: but if can put a $5
fpga in its place, it's a 15 min job.
mircea_popescu: douchebag, cr50 is, by all appearances, an arm cortex
fpga a111: Logged on 2018-01-11 16:58 a111: Logged on 2017-09-02 20:02 asciilifeform: re the archs -- lattice ice is analogous to children's toy 'lego' where you get 9,000 identical bricks; xilinx ( and altera, and the 'adult' lattice
fpga on fancy dev boards ) are analogous to... i guess the 'erector' toy, where there are a certain number of fungible pieces, but also ~a~ motor, ~a~ heavy iron base, a quantity of gears, etc.
a111: Logged on 2017-09-02 20:02 asciilifeform: re the archs -- lattice ice is analogous to children's toy 'lego' where you get 9,000 identical bricks; xilinx ( and altera, and the 'adult' lattice
fpga on fancy dev boards ) are analogous to... i guess the 'erector' toy, where there are a certain number of fungible pieces, but also ~a~ motor, ~a~ heavy iron base, a quantity of gears, etc.
☟︎ spyked: yes. hopefully more than that in the long term (item to be manually translated to e.g.
fpga implementation)
apeloyee: you don't have
fpga that large.
apeloyee: bbut
fpga has little memory!!!1